SBOS161A - JANUARY 1989 - REVISED JULY 2003 # Precision Dual *Difet* ® Operational Amplifier #### **FEATURES** ● Very Low Noise: 8nV/√Hz at 10kHz Low V<sub>os</sub>: 1mV max Low Drift: 10µV/°C max Low I<sub>n</sub>: 10pA max ● Fast Settling Time: 2µs to 0.01% Unity-Gain Stable #### **APPLICATIONS** - Data Acquisition - DAC Output Amplifiers - Optoelectronics - High-Impedance Sensor Amps - High-Performance Audio Circuitry - Medical Equipment, CT Scanners #### DESCRIPTION The OPA2107 dual operational amplifier provides precision **Difet** performance with the cost and space savings of a dual op amp. It is useful in a wide range of precision and low-noise analog circuitry and can be used to upgrade the performance of designs currently using BIFET® type amplifiers. The OPA2107 is fabricated on a proprietary dielectrically isolated (*Difet*) process. This holds input bias currents to very low levels without sacrificing other important parameters, such as input offset voltage, drift and noise. Laser-trimmed input circuitry yields excellent dc performance. Superior dynamic performance is achieved, yet quiescent current is held to under 2.5mA per amplifier. The OPA2107 is unity-gain stable. The OPA2107 is available in DIP-8 and SO-8 packages. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. #### **ABSOLUTE MAXIMUM RATINGS(1)** | Supply Voltage | ±18V | |--------------------------------------------------------------|--------------------| | Input Voltage Range± | V <sub>S</sub> ±2V | | Differential Input Voltage Total | V <sub>S</sub> ±4V | | Operating Temperature | - | | P and U Packages25°C to | + 85°C | | Storage Temperature | | | P and U Packages40°C to + | +125°C | | Output Short Circuit to Ground (T <sub>A</sub> = +25°C) Cont | tinuous | | Junction Temperature 4 | +175°C | | Lead Temperature | | | P Package (soldering, 10s) | +300°C | | U Package, SOIC (3s) + | +260°C | | | | NOTE: Stresses above these ratings may cause permanent damage. ## ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PIN CONFIGURATION #### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------|--------------------------------------|-----------------------------------|--------------------|----------------------------|----------------------------------| | OPA2107 | DIP-8 | Р | −25°C to +85°C | OPA2107AP | OPA2107AP | Tube, 50 | | OPA2107 | SO-8<br>" | D<br>" | −25°C to +85°C | OPA2107AU<br>" | OPA2107AU<br>OPA2107AU/2K5 | Tube, 100<br>Tape and Reel, 2500 | NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com. ## **ELECTRICAL CHARACTERISTICS** At $T_A$ = +25°C, $V_S$ = ±15V, unless otherwise noted. | | | | OPA2107AP, AU | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------|------------------------------------------------|--------------------|---------------------------------------------------------------------------|--|--|--| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | | | | OFFSET VOLTAGE <sup>(1)</sup> Input Offset Voltage Over Specified Temperature | V <sub>CM</sub> = 0V | | 0.1<br>0.5 | 1<br>2 | mV<br>mV | | | | | Average Drift Over Specified Temperature Power Supply Rejection | $V_{S} = \pm 10 \text{ to } \pm 18V$ | 80 | 3<br>96 | 10 | μV/°C<br>dB | | | | | INPUT BIAS CURRENT <sup>(1)</sup> Input Bias Current Over Specified Temperature | V <sub>CM</sub> = 0V | | 4<br>0.25 | 10<br>1.5 | pA<br>nA | | | | | Input Offset Current Over Specified Temperature | $V_{CM} = 0V$ | | 1 | 8 | pA<br>nA | | | | | INPUT NOISE Voltage: f = 10Hz f = 100Hz f = 1kHz f = 10kHz BW = 0.1 to 10Hz BW = 10 to 10kHz Current: f = 0.1Hz thru 20kHz BW = 0.1Hz to 10Hz | R <sub>S</sub> = 0 | | 30<br>12<br>9<br>8<br>1.2<br>0.85<br>1.2<br>23 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p<br>μVrms<br>fA/√Hz<br>fAp-p | | | | | INPUT IMPEDANCE Differential Common-Mode | | | 10 <sup>13</sup> 2<br>10 <sup>14</sup> 4 | | Ω pF<br>Ω pF | | | | | INPUT VOLTAGE RANGE Common-Mode Input Range Over Specified Temperature Common-Mode Rejection | V <sub>CM</sub> = ±10V | ±10.5<br>±10.2<br>80 | ±11<br>±10.5<br>94 | | V<br>V<br>dB | | | | | OPEN-LOOP GAIN Open-Loop Voltage Gain Over Specified Temperature | $V_O = \pm 10V, R_L = 2k\Omega$ | 82<br>80 | 96<br>94 | | dB<br>dB | | | | | DYNAMIC RESPONSE Slew Rate Settling Time: 0.1% | $G = +1$ $G = -1, 10V Step$ $G = 100$ $G = +1, f = 1kHz$ $f = 100Hz, R_L = 2k\Omega$ | 13 | 18<br>1.5<br>2<br>4.5<br>0.001<br>120 | | V/μs<br>μs<br>μs<br>MHz<br>%<br>dB | | | | | POWER SUPPLY Specified Operating Voltage Operating Voltage Range Current | | ±4.5 | ±15<br>±4.5 | | V<br>V<br>mA | | | | | OUTPUT Voltage Output Over Specified Temperature Short Circuit Current Output Resistance, Open-Loop Capacitive Load Stability | R <sub>L</sub> = 2kΩ<br>1MHz<br>G = +1 | ±11<br>±10.5<br>±10 | ±12<br>±11.5<br>±40<br>70<br>1000 | | V<br>V<br>mA<br>Ω<br>pF | | | | | TEMPERATURE RANGE Specification Operating Storage Thermal Resistance $(\theta_{1:\Delta})$ | | -25<br>-25<br>-40 | | +85<br>+85<br>+125 | °C<br>°C<br>°C | | | | | DIP-8 SO-8 | | | 90<br>175 | | °C/W | | | | NOTE: (1) Specified with devices fully warmed up. ## TYPICAL CHARACTERISTICS $T_A = +25^{\circ}C$ , $V_S = \pm 15V$ unless otherwise noted. ## **TYPICAL CHARACTERISTICS (Cont.)** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. ## **TYPICAL CHARACTERISTICS (Cont.)** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. ## APPLICATIONS INFORMATION AND CIRCUITS The OPA2107 is unity-gain stable and has an excellent phase margin. This makes it easy to use in a wide variety of applications. Power-supply connections should be bypassed with capacitors positioned close to the amplifier pins. In most cases, $0.1\mu F$ ceramic capacitors are adequate. Applications with larger load currents and fast transient signals may need up to $1\mu F$ tantalum bypass capacitors. #### INPUT BIAS CURRENT The OPA2107 **Difet** input stages have very low input bias current—an order of magnitude lower than BIFET op amps. Circuit-board leakage paths can significantly degrade performance. This is especially evident with the SO-8 surface-mount package where pin-to-pin dimensions are particularly small. Residual soldering flux, dirt, and oils, which conduct leakage current, can be removed by proper cleaning. In most instances, a two-step cleaning process is adequate using a clean organic solvent rinse followed by deionized water. Each rinse should be followed by a 30-minute bake at 85°C. A circuit-board guard pattern effectively reduces errors due to circuit-board leakage (Figure 1). By encircling critical high-impedance nodes with a low-impedance connection at the same circuit potential, any leakage currents will flow harmlessly to the low-impedance node. Guard traces should be placed on all levels of a multiple-layer circuit board. FIGURE 1. Connection of Input Guard. FIGURE 2. FET Input Instrumentation Amplifier. FIGURE 3. Precision Instrumentation Amplifier. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | OPA2107AU | NRND | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-3-260C-168 HR | -25 to 80 | OPA<br>2107AU | | OPA2107AU.A | NRND | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-3-260C-168 HR | -25 to 85 | OPA<br>2107AU | | OPA2107AU/2K5 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -25 to 85 | OPA<br>2107AU | | OPA2107AU/2K5.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -25 to 85 | OPA<br>2107AU | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2107AU/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-May-2025 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | OPA2107AU/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | OPA2107AU | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA2107AU.A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated